• DocumentCode
    3276366
  • Title

    FPGA-based SoC for transcoding H264/AVC-SVC with low latency and high bitrate entropy coding

  • Author

    Guarisco, M. ; Rabah, H. ; Berviller, Yves ; Weber, S. ; Belkouch, S.

  • Author_Institution
    Fac. des Sci. et Tech., Univ. Henri Poincare Nancy 1, Nancy, France
  • fYear
    2009
  • fDate
    9-11 Sept. 2009
  • Firstpage
    423
  • Lastpage
    426
  • Abstract
    Scalable video coding extension of H.264 standard is very suitable for content adaptation and addressing different terminals. However, in various cases it is necessary to perform transcoding in video coding layer requiring tremendous computation and hardware acceleration. In this paper, we present an efficient hardware architecture of a CAVLC codec based on a new method that provides a constant and reduced latency. The presented method calculates the 16 DCT coefficients in parallel. The results of hardware implementation targeting a Xilinx Virtex 5 FPGA are presented.
  • Keywords
    discrete cosine transforms; field programmable gate arrays; system-on-chip; transcoding; video coding; CAVLC codec; DCT; H.264 standard; SoC; Xilinx Virtex 5 FPGA; discrete cosine transforms; entropy coding; field programmable gate arrays; scalable video coding; system-on-chip; transcoding H264/AVC-SVC; Acceleration; Bit rate; Codecs; Computer architecture; Delay; Discrete cosine transforms; Entropy coding; Hardware; Transcoding; Video coding;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    SOC Conference, 2009. SOCC 2009. IEEE International
  • Conference_Location
    Belfast
  • Print_ISBN
    978-1-4244-4940-8
  • Electronic_ISBN
    978-1-4244-4941-5
  • Type

    conf

  • DOI
    10.1109/SOCCON.2009.5398004
  • Filename
    5398004