DocumentCode
3277374
Title
A combined SAO and de-blocking filter architecture for HEVC video decoder
Author
Jiayi Zhu ; Dajiang Zhou ; Gang He ; Goto, Satoshi
Author_Institution
Waseda Univ., Kitakyushu, Japan
fYear
2013
fDate
15-18 Sept. 2013
Firstpage
1967
Lastpage
1971
Abstract
The up-coming video compression standard, high efficiency video coding (HEVC), reduces 50% bit rates in encoding video sequences with same picture quality compared to H.264/AVC. In the in-loop filter (LF) part of HEVC, sample adaptive offset (SAO) is newly added and de-blocking filter (DBF) has been changed a lot. Thus how to construct a high speed and low cost VLSI architecture for HEVC SAO and de-blocking filter is a challenge. In this article, we propose a HEVC LF architecture composed of fully utilized de-blocking filter and SAO. Block based SAO and DBF are employed in this architecture to achieve seamless pipeline between them. The implementation results show that it can be synthesized to 240MHz with 65nm technology. Thus this solution can process 3.84G pixels/s and support 4320p(7680×4320)@120fps decoding.
Keywords
decoding; image sequences; video coding; DBF; H.264-AVC; HEVC LF architecture; HEVC video decoder; block-based DBF; block-based SAO; combined SAO-de-blocking filter architecture; frequency 240 MHz; high-efficiency video coding; high-speed low-cost VLSI architecture; in-LF part; in-loop filter part; picture quality; sample adaptive offset; seamless pipeline; size 65 nm; upcoming video compression standard; video sequences; DBF; HEVC; SAO; block-layer pipelined; fully utilized;
fLanguage
English
Publisher
ieee
Conference_Titel
Image Processing (ICIP), 2013 20th IEEE International Conference on
Conference_Location
Melbourne, VIC
Type
conf
DOI
10.1109/ICIP.2013.6738405
Filename
6738405
Link To Document