DocumentCode :
3278278
Title :
Architectural and Physical Design Optimizations for Efficient Intra-tile Communication
Author :
Papanikolaou, A. ; Starzer, F. ; Miranda, Miguel ; Bosschere, K. De ; Catthoor, F.
Author_Institution :
lMEC v.z.w., Leuven
fYear :
2005
fDate :
17-17 Nov. 2005
Firstpage :
112
Lastpage :
115
Abstract :
Intra-tile communication requirements for future SoC platforms are becoming ever more demanding for new processor and memory architectures. Increased bandwidth, low latency and low energy consumption are required, which the current communication architecture solutions cannot provide. In this paper we propose the use of software- controlled, light-weight segmented buses to implement the communication between the processing elements and their working memories. We show that significant energy and delay/latency gains can be expected from the use of this communication architecture.
Keywords :
memory architecture; system buses; system-on-chip; SoC; communication architecture; intra-tile communication; light-weight segmented buses; memory architectures; software-controlled bus; Application software; Bandwidth; Communication networks; Delay; Design optimization; Energy consumption; Energy efficiency; Memory architecture; Runtime; Tiles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip, 2005. Proceedings. 2005 International Symposium on
Conference_Location :
Tampere
Print_ISBN :
0-7803-9294-9
Type :
conf
DOI :
10.1109/ISSOC.2005.1595657
Filename :
1595657
Link To Document :
بازگشت