DocumentCode :
3278818
Title :
The development of enhanced wafer level packaging
Author :
Lo, Wei-Chung ; Shen, Li-Cheng ; Chang, Shu-Ming ; Chen, Yu-Chih ; Hu, Hsu-Tien ; Lin, Jyh-Rong ; Chen, Kuo-Chuan ; Hwang, Yu-Jiau
Author_Institution :
Adv. Process Technol. Dept., APC/ERSO/lTRI, Hsinchu, Taiwan
fYear :
2002
fDate :
10-12 Dec. 2002
Firstpage :
218
Lastpage :
222
Abstract :
In this paper, one of the wafer level chip scale packaging (WL-CSP) patents issued by ERSO/ITRI, the double elastomer wafer level package, is implemented on the test vehicle of Rambus DRAM to demonstrate the applicability and reliability of WL-CSP for high performance devices. In this design, both thermal and electrical performance enhancements are considered. To demonstrate the reliability of the enhanced WL-CSP, both the component- and board-level criteria are studied, which includes the evaluation of UBM (under bump metallurgy) by adopting low cost electroless and electroplating Ni/Au processes. Results show that the developed thermally and electrically enhanced WL-CSP can pass the reliability tests of pre-con, TC (temperature cycling), PCT (pressure cooker test), and HST (humidity storage test) at component-level and PCT at board-level. Although the board-level TC is on-going, which targets 1000 cycles, early studies of typical FMA are presented here. Moreover, preliminary studies of improving the board-level TC reliability are also included in the paper.
Keywords :
DRAM chips; chip scale packaging; failure analysis; integrated circuit design; integrated circuit manufacture; integrated circuit reliability; integrated circuit testing; printed circuit testing; thermal management (packaging); thermal stresses; FMA; Ni-Au; PCT; Rambus DRAM; UBM; WL-CSP reliability; board-level TC; chip scale packaging; component-level HTS; double elastomer wafer level package; electrical performance; electroless Ni/Au; electroplating; enhanced wafer level packaging; failure mode analysis; humidity storage test; pre-con tests; pressure cooker test; temperature cycling; thermal performance; under bump metallurgy; Buffer layers; Chip scale packaging; Costs; Electronic packaging thermal management; Process design; Random access memory; Temperature; Testing; Vehicles; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference, 2002. 4th
Print_ISBN :
0-7803-7435-5
Type :
conf
DOI :
10.1109/EPTC.2002.1185671
Filename :
1185671
Link To Document :
بازگشت