DocumentCode :
328424
Title :
Generation of tests for the localization of single gate design errors in combinational circuits using the stuck-at fault model
Author :
Ubar, R. ; Borrione, D.
Author_Institution :
Univ. Joseph Fourier, Grenoble, France
fYear :
1998
fDate :
30 Sep-3 Oct 1998
Firstpage :
51
Lastpage :
54
Abstract :
We propose a new approach to generate diagnostic tests and localize single gate design errors in combinational circuits. The method is based on using the stuck-at fault model with subsequent translation of the diagnosis into the design error area. This allows to exploit standard gate-level ATPGs for verification and design error diagnosis purposes. A powerful hierarchical approach is proposed for generating test patterns, which, at first, localize the faulty macro (tree-like subcircuit), and then localize the erroneous gate in the faulty macro. Experimental data show the efficiency of the macro-level test generation and fault simulation compared to the plain gate-level approaches
Keywords :
automatic test pattern generation; combinational circuits; error detection; fault simulation; integrated circuit testing; integrated logic circuits; logic testing; combinational circuits; diagnostic tests; fault simulation; gate-level ATPG; hierarchical approach; macro-level test generation; single gate design errors; stuck-at fault model; test patterns; Automatic test pattern generation; Binary decision diagrams; Circuit faults; Circuit testing; Combinational circuits; Digital systems; Fault diagnosis; Power generation; Radio access networks; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuit Design, 1998. Proceedings. XI Brazilian Symposium on
Conference_Location :
Rio de Janeiro
Print_ISBN :
0-8186-8704-5
Type :
conf
DOI :
10.1109/SBCCI.1998.715409
Filename :
715409
Link To Document :
بازگشت