• DocumentCode
    3285131
  • Title

    Power efficient high performance modular hardware accelerator architecture

  • Author

    Tan, T.C. ; Mustaffa, M.T. ; Teh, C.H. ; Leow, W.L.

  • Author_Institution
    Sch. of Electr. & Electron. Eng., Univ. Sains Malaysia, Nibong Tebal, Malaysia
  • fYear
    2011
  • fDate
    19-20 Dec. 2011
  • Firstpage
    364
  • Lastpage
    369
  • Abstract
    This paper discuss about a power management unit (PMU) which will be implemented in a modular hardware accelerator. The PMU aims to achieve power savings without significantly affecting the performance of the hardware accelerator by timely switching the power state of the device depending on the traffic accessing it and its operating state. The main methods used for power management would be clock and power gating. However some degrees of Dynamic Voltage and Frequency Scaling can be easily added. The PMU will also provide certain level of programmability and will be able to operate accordingly with the software or driver. The functionality of this unit is verified using ABV Verification Test modules.
  • Keywords
    graphics processing units; power aware computing; program verification; ABV verification test module; PMU; clock gating; dynamic frequency scaling; dynamic voltage scaling; hardware accelerator; power efficient high performance modular hardware accelerator architecture; power gating; power management unit; power savings; Clocks; Hardware; Logic gates; Phasor measurement units; Power demand; Registers; Software; Hardware accelerator; clock gating; power gating; power management unit;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Research and Development (SCOReD), 2011 IEEE Student Conference on
  • Conference_Location
    Cyberjaya
  • Print_ISBN
    978-1-4673-0099-5
  • Type

    conf

  • DOI
    10.1109/SCOReD.2011.6148766
  • Filename
    6148766