DocumentCode :
3289370
Title :
The Implementation of Single-Phase Power-Gating Adiabatic Circuits Using Improved CAL Circuits
Author :
Fu, Jinghong ; Hu, Jianping ; Luo, Xiaoyan
Author_Institution :
Fac. of Inf. Sci. & Technol., Ningbo Univ., Ningbo, China
fYear :
2009
fDate :
16-17 May 2009
Firstpage :
334
Lastpage :
337
Abstract :
This paper focuses on the full-custom layout implementation of the single-phase power-gating adiabatic circuits. A transmission gate is used as the power-gating switch, and the power-gated adiabatic logic block uses the CAL (clocked adiabatic logic) circuits. A power-gating 8-bit full adder based on improved CAL circuits is verified. For a comparison, an 8-bit full adder based on improved CAL circuits without power-gating has also been drawn. All circuits are implemented with TSMC 0.18 um process. The energy and functional simulations have been performed using the net-list extracted from their layouts. The results show the improved CAL 8-bit full adder with the power-gating scheme can work very well, and it attains more than 36.2% power reductions than the 8-bit full adder without power-gating at 100 MHz when active is 0.2.
Keywords :
adders; circuit layout; logic circuits; clocked adiabatic logic circuits; frequency 100 MHz; full adder; full-custom layout implementation; single-phase power-gating adiabatic circuits; size 0.18 mum; Adders; CMOS logic circuits; Circuit simulation; Clocks; Information science; Logic circuits; Logic devices; MOS devices; Power dissipation; Switches; low power; physical layouts; power-gating; single-phase adiabatic circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits, Communications and Systems, 2009. PACCS '09. Pacific-Asia Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-0-7695-3614-9
Type :
conf
DOI :
10.1109/PACCS.2009.180
Filename :
5232354
Link To Document :
بازگشت