DocumentCode :
3292636
Title :
Error Correcting Cyclic Redundancy Checks based on Confidence Declaration
Author :
Shi-yi, Chen ; Li Yu-bai
Author_Institution :
Sch. of Commun. & Inf. Eng., Univ. of Electron. Sci. & Technol. of China, Chengdu
fYear :
2006
fDate :
38869
Firstpage :
511
Lastpage :
514
Abstract :
Cyclic redundancy check is one of the most popular methods of error detection for digital signals, whereas it has not the inherent capability of correcting multi-bit errors and most of the existing works focus on algorithm optimization of CRC. Take example for the Mode S downlink error correction, this paper investigates two multi-bit error correction techniques using cyclic redundancy checks based on bit and confidence declaration and presents a combined process flow for correcting both burst and random errors. Both techniques enhance the error correction capability of cyclic redundancy check while not adding more redundancy
Keywords :
cyclic redundancy check codes; digital signals; error correction codes; error detection codes; CRC; confidence declaration; cyclic redundancy check; digital signals; error detection; multibit error correction capability; Automatic repeat request; Computer errors; Cyclic redundancy check; Data communication; Downlink; Equations; Error correction; Error correction codes; Pulse modulation; Signal detection;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ITS Telecommunications Proceedings, 2006 6th International Conference on
Conference_Location :
Chengdu
Print_ISBN :
0-7803-9587-5
Electronic_ISBN :
0-7803-9587-5
Type :
conf
DOI :
10.1109/ITST.2006.288954
Filename :
4068642
Link To Document :
بازگشت