Title :
Parallel architecture for high-speed Reed-Solomon codec
Author :
Matsushima, Tomoko K. ; Matsushima, Toshiyasu ; Hirasawa, Shigeichi
Author_Institution :
Dept. of Comput. Sci., Sagamihara Polytech. Univ., Japan
Abstract :
This paper presents a parallel architecture for a high-speed Reed-Solomon (RS) encoder and decoder (codec) LSI. Since the architecture allows H symbols to be processed in parallel the codec LSI achieves a data rate of mLH b/s. where m is the symbol size (m bits per symbol), L is the clock frequency of the circuit, and H is an arbitrary integer. As an example, we investigate hardware complexity, delay and critical path length for a (255.251) RS code. It is shown that both the hardware complexity and the delay for a parallel circuit is much less than that with the parallel operation of H conventional circuits. Although the only problem with, this parallel architecture is that the encoder´s critical path length increases with H, the proposed architectures is more efficient than a setup using H conventional circuits for high data rate applications. It is also suggested that parallel RS codecs, which can keep up with optical transmission rates, i.e. several giga bits/sec. could be implemented on one LSI chip, using current CMOS technology
Keywords :
CMOS digital integrated circuits; Reed-Solomon codes; codecs; large scale integration; parallel architectures; CMOS technology; RS code; arbitrary integer; clock frequency; codec LSI; critical path length; decoder; delay; hardware complexity; high data rate application; high-speed Reed-Solomon codec; optical transmission rates; parallel architecture; parallel circuit; CMOS technology; Circuits; Clocks; Codecs; Decoding; Delay; Hardware; Large scale integration; Parallel architectures; Reed-Solomon codes;
Conference_Titel :
Telecommunications Symposium, 1998. ITS '98 Proceedings. SBT/IEEE International
Conference_Location :
Sao Paulo
Print_ISBN :
0-7803-5030-8
DOI :
10.1109/ITS.1998.718439