DocumentCode :
3294606
Title :
APC Methodology for Cpk improvement of HDP Deposition
Author :
Pathy, Kavitha ; Bowles, Clinton ; Blancher, Kenneth ; Rajagopal, Ramkumar
Author_Institution :
F12 Autom., Mesa
fYear :
2006
fDate :
25-27 Sept. 2006
Firstpage :
350
Lastpage :
353
Abstract :
As wafer size and number of process steps increase and feature sizes decrease, APC is increasingly being thought of as an integral component of any semiconductor manufacturing process, not just to reduce manual intervention but also to reduce excursions, increase the process yield and tool availability. This paper talks about the model, methodology, implementation and benefits realized from applying APC to the HDP (High Density Plasma) process. There are two layers in HDP process for oxide deposition, namely dielectric to isolate transistors and well, and the layer that electrically isolates the transistors from metal layers. Keeping the oxide thickness deposited on target and reducing wafer-wafer variation is critical not just for die yield but also for excursion prevention in downstream planar and etch processes. The APC algorithm for HDP recommends deposition time for each chamber that the wafers in an incoming lot will be processed in. The model uses advanced partitioning techniques to track not only the baseline deposition rates for each chamber for each tool, but also to compute the bias in the rate from one product to another. The deposition rate prediction for the incoming lot is based on two EWMA- standard deviation coupled filters, one for the chamber deposition rate and the other for the product bias. Thus, the recommended time for the wafers in a lot not only depends on which chamber the wafer will be processed in, but also on what the product is and what layer is being processed. The proposed presentation will describe the modeling approach and expand on the benefits realized from the application. This includes a reduction in wafer-to-wafer mean thickness range and 22% overall increase in Cpk. Benefits realized from other key quality characteristics such as increase in tool availability, and decrease in man-hours required for retargeting tools are also demonstrated.
Keywords :
CVD coatings; plasma materials processing; process control; semiconductor device manufacture; APC methodology; Cpk improvement; HDP deposition; advanced partitioning techniques; advanced process control; chemical vapor deposition; downstream planar; etch processes; excursion prevention; exponentially weighted moving average; high density plasma process; oxide deposition; semiconductor manufacturing process; standard deviation coupled filters; Availability; Manufacturing automation; Manufacturing processes; Plasma applications; Plasma density; Plasma materials processing; Process control; Semiconductor device modeling; Thickness measurement; Weight control; Advanced process control; APC; Chemical vapor deposition; CVD; Exponentially weighted moving average; EWMA; High density plasma; HDP; Run-to-run control; Thin films;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Manufacturing, 2006. ISSM 2006. IEEE International Symposium on
Conference_Location :
Tokyo
ISSN :
1523-553X
Print_ISBN :
978-4-9904138-0-4
Type :
conf
DOI :
10.1109/ISSM.2006.4493104
Filename :
4493104
Link To Document :
بازگشت