DocumentCode
3295579
Title
Design of encoder for ternary logic circuits
Author
Saidutt, P.V. ; Srinivas, Veeturi ; Phaneendra, P. Sai ; Muthukrishnan, N.M.
Author_Institution
Dept. of Electr. & Electron. Eng., Birla Inst. of Technol. & Sci.-Pilani, Hyderabad, India
fYear
2012
fDate
5-7 Dec. 2012
Firstpage
85
Lastpage
88
Abstract
Ternary logic is a promising alternative to conventional binary logic, since it is possible to achieve simplicity and energy efficiency due to the reduced circuit overhead. In this paper a design of ternary arithmetic logic circuits based on Carbon Nanotube Field Effect Transistors (CNFETs) is presented. An encoder is proposed in this paper which can be used in ternary arithmetic circuits. A ternary half adder circuit is designed using the proposed encoder. The proposed design and existing designs are synthesized using Synopsys HSPICE and comparison are drawn for circuit parameters like delay, power etc. Simulation results indicate that the proposed encoder based 1-bit half adder design results in 22% delay reduction, 20% power reduction and 39% power delay product reduction when compared to the existing implementation.
Keywords
SPICE; adders; carbon nanotube field effect transistors; encoding; logic design; ternary logic; CNFET-based ternary arithmetic logic circuits; Synopsys HSPICE; binary logic; carbon nanotube field effect transistors-based ternary arithmetic logic circuits design; circuit parameters; encoder design; energy efficiency; half adder design-based proposed encoder; power delay product reduction; reduced circuit overhead; ternary half adder circuit; Adders; CNTFETs; Decoding; Logic gates; Multivalued logic; Threshold voltage; CNFET; Ternary encoder; Ternary logic;
fLanguage
English
Publisher
ieee
Conference_Titel
Microelectronics and Electronics (PrimeAsia), 2012 Asia Pacific Conference on Postgraduate Research in
Conference_Location
Hyderabad
ISSN
2159-2144
Print_ISBN
978-1-4673-5065-5
Type
conf
DOI
10.1109/PrimeAsia.2012.6458632
Filename
6458632
Link To Document