Title :
High-speed hybrid threshold-Boolean logic counters and compressors
Author :
Padure, Marius ; Cotofana, Sorin ; Vassiliadis, S.
Author_Institution :
Comput. Eng. Lab., Delft Univ. of Technol., Netherlands
Abstract :
In this paper, we propose high-speed hybrid threshold-Boolean logic counters and compressors employed in parallel multiplication and multiple operand addition. First, we present a depth-2 hybrid implementation scheme for arbitrary symmetric Boolean functions, based on differential threshold logic gates. Subsequently, we apply the previous general scheme to parallel p/q counters and p|2 compressors. Finally, we present hybrid logic designs of a 7/3 counter and a 7|2 compressor. The simulation results suggest that the hybrid 7/3 counter and 7|2 compressor, designed in 0.25 μm CMOS, achieve between 53% and 61% higher speed when compared with traditional Boolean logic and threshold logic counterparts, at the expense of between 67% and 74% more transistors.
Keywords :
Boolean functions; CMOS logic circuits; adders; circuit simulation; counting circuits; digital arithmetic; integrated circuit design; logic design; logic simulation; multiplying circuits; threshold logic; 0.25 micron; CMOS; arbitrary symmetric Boolean functions; differential threshold logic gates; high-speed compressors; high-speed counters; hybrid threshold-Boolean logic; multiple operand addition; parallel multiplication; parallel p/q counters; Adders; Boolean functions; CMOS logic circuits; CMOS technology; Compressors; Counting circuits; Logic design; Logic functions; Logic gates; Very large scale integration;
Conference_Titel :
Circuits and Systems, 2002. MWSCAS-2002. The 2002 45th Midwest Symposium on
Print_ISBN :
0-7803-7523-8
DOI :
10.1109/MWSCAS.2002.1187072