DocumentCode
3300332
Title
Improving simulation accuracy in design methodologies for dynamically reconfigurable logic systems
Author
Vasilko, Milan ; Cabanis, David
Author_Institution
Sch. of DEC, Bournemouth Univ., UK
fYear
1999
fDate
1999
Firstpage
123
Lastpage
133
Abstract
This paper presents a new approach to the simulation of Dynamically Reconfigurable Logic (DRL) systems, which offers better accuracy of modelling dynamic reconfiguration than previously reported simulation techniques. Our method, named Clock Morphing, is based on modelling dynamic reconfiguration via a reconfigured module clock signal while using a dedicated signal value to indicate dynamic reconfiguration. We also discuss problems associated with the other DRL simulation techniques, describe the main principles of the proposed simulation method and evaluate its feasibility by implementing of a Clock Morphing based DRL simulation in VHDL
Keywords
logic CAD; logic simulation; reconfigurable architectures; Clock Morphing; Dynamically Reconfigurable Logic; VHDL; modelling dynamic reconfiguration; reconfigurable logic systems; simulation techniques; Circuit simulation; Clocks; Coprocessors; Design methodology; Distributed control; Field programmable gate arrays; Identity-based encryption; Reconfigurable logic; Switches; Switching circuits;
fLanguage
English
Publisher
ieee
Conference_Titel
Field-Programmable Custom Computing Machines, 1999. FCCM '99. Proceedings. Seventh Annual IEEE Symposium on
Conference_Location
Napa Valley, CA
Print_ISBN
0-7695-0375-6
Type
conf
DOI
10.1109/FPGA.1999.803674
Filename
803674
Link To Document