DocumentCode
3311083
Title
Efficient hierarchical interconnection for multiprocessor systems
Author
Wei, Sizheng ; Levy, Saul
Author_Institution
Dept. of Comput. Sci., Rutgers Univ., New Brunswick, NJ, USA
fYear
1992
fDate
16-20 Nov 1992
Firstpage
708
Lastpage
717
Abstract
The authors present a novel approach to the design of a class of hierarchical interconnection networks for multiprocessor systems. This approach, based on an architecture providing separate networks for each level, gives a general and flexible way to construct efficient hierarchical networks. The performance and cost-effectiveness of the resulting networks are analyzed and compared in detail, using both unbuffered and buffered network models. It is shown that, if the design parameters are determined based on the degree of locality, the cost-effectiveness of a hierarchical network can be significantly improved. In addition, the authors investigate how to construct a cost-effectiveness hierarchical network by determining appropriate design parameters. Two associated algorithms are developed for this purpose
Keywords
multiprocessor interconnection networks; buffered network models; cost-effectiveness; hierarchical interconnection; hierarchical networks; multiprocessor systems; performance; unbuffered network models; Computer science; Costs; Hardware; Hypercubes; Multiprocessing systems; Multiprocessor interconnection networks; Network topology; Performance analysis; Switches; Telecommunication traffic;
fLanguage
English
Publisher
ieee
Conference_Titel
Supercomputing '92., Proceedings
Conference_Location
Minneapolis, MN
Print_ISBN
0-8186-2630-5
Type
conf
DOI
10.1109/SUPERC.1992.236631
Filename
236631
Link To Document