DocumentCode :
3312066
Title :
An FPGA architecture for low density parity check codes
Author :
Hernandez, Orlando J. ; Blythe, Nathaniel F.
Author_Institution :
Coll. of New Jersey, Ewing
fYear :
2008
fDate :
3-6 April 2008
Firstpage :
186
Lastpage :
191
Abstract :
Low density parity check (LDPC) codes are a family of linear block codes that can approach the Shannon limit to within less than a hundredth of a decibel, and along with Turbo codes are the codes of choice for all next- generation high-noise, high-rate communication systems. A generalized architecture is cost-prohibitive, and code- specific ASICs are not flexible enough for channels with dynamic noise parameters. In this paper we describe a field programmable gate array (FPGA) architecture for LDPC coding that allows for code-specific architectures while providing dynamic code selection. Gate and LUT counts in the encoder are examined for various codes, and size and timing results for different decoder parameters are compared.
Keywords :
field programmable gate arrays; parity check codes; FPGA architecture; decoder parameters; linear block codes; low density parity check codes; turbo codes; Additive white noise; Application specific integrated circuits; Bit error rate; Block codes; Channel coding; Decoding; Field programmable gate arrays; Gaussian noise; Parity check codes; Redundancy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Southeastcon, 2008. IEEE
Conference_Location :
Huntsville, AL
Print_ISBN :
978-1-4244-1883-1
Electronic_ISBN :
978-1-4244-1884-8
Type :
conf
DOI :
10.1109/SECON.2008.4494283
Filename :
4494283
Link To Document :
بازگشت