DocumentCode
3313872
Title
A Heuristic for Concurrent SOC Test Scheduling with Compression and Sharing
Author
Larsson, Anders ; Larsson, Erik ; Eles, Petru ; Peng, Zebo
Author_Institution
Linkopings Univ., Linkoping
fYear
2007
fDate
11-13 April 2007
Firstpage
1
Lastpage
6
Abstract
The increasing cost for system-on-chip (SOC) testing is mainly due to the huge test data volumes that lead to long test application time and require large automatic test equipment (ATE) memory. Test compression and test sharing have been proposed to reduce the test data volume, while test infrastructure and concurrent test scheduling have been developed to reduce the test application time. In this work we propose an integrated test scheduling and test infrastructure design approach that utilizes both test compression and test sharing as basic mechanisms to reduce test data volumes. In particular, we have developed a heuristic to minimize the test application time, considering different alternatives of test compression and sharing, without violating a given ATE memory constraint. The results from the proposed Tabu Search based heuristic have been validated using benchmark designs and are compared with optimal solutions.
Keywords
automatic test equipment; integrated circuit testing; logic testing; search problems; system-on-chip; ATE memory; SOC test scheduling; automatic test equipment memory; integrated test scheduling; system-on-chip testing; tabu search based heuristic; test compression; test infrastructure design approach; test sharing; Automatic test equipment; Automatic testing; Costs; Decoding; Electronic equipment testing; Job shop scheduling; Sequential analysis; System testing; System-on-a-chip; Wires;
fLanguage
English
Publisher
ieee
Conference_Titel
Design and Diagnostics of Electronic Circuits and Systems, 2007. DDECS '07. IEEE
Conference_Location
Krakow
Print_ISBN
1-4244-1162-9
Electronic_ISBN
1-4244-1162-9
Type
conf
DOI
10.1109/DDECS.2007.4295255
Filename
4295255
Link To Document