DocumentCode :
3317158
Title :
Reconfigurable HPC: torpedoed by deficits in education?
Author :
Hartenstein, Reiner
Author_Institution :
TU Kaiserslautern, Germany
fYear :
2004
fDate :
20-22 July 2004
Firstpage :
428
Lastpage :
429
Abstract :
Currently there is a deep chasm between reconfigurable computing (RC) and the way, how "classical" CS people look at parallelism (Hartenstein, 2004). In education until recently RC has been subject of embedded systems or SoC design within EE departments, whereas most classical CS departments have ignored the enormous speed-up opportunities which can be obtained from this field. Only a few departments provide special courses mostly attended by a small percentage of graduate students. Conferences like ISCA stubbornly refused to include RC and related areas in their scope. Also many major players in the IT market have mainly ignored this area. Since some months ago this situation is on the way to be changed. An increasing number of colleagues from classical parallel computing or supercomputing communities is going to be ready to discuss fundamental issues. A major break-through also in CS education is overdue. Not only the HPC community urgently needs to benefit from a curricular revision. A rapidly increasing percentage of programmers implements code for embedded systems. However, most CS graduates are not qualified for this changing labour market. With their procedural-only mind set they cannot cope with hardware/configware/software partitioning. Currently such tasks are mainly carried out by EE professionals. In order not to lose this competition, and, to avoid a disaster for future CS graduates looking for their first job, CS departments have to wake up.
Keywords :
computer science education; parallel processing; reconfigurable architectures; CS education; ISCA; SoC design; curricular revision; education deficit; embedded systems; hardware-configware-software partitioning; parallel computing; reconfigurable HPC; reconfigurable computing; supercomputing; Asia; Computer vision; Concurrent computing; Conferences; Embedded computing; Grid computing; Hardware; High performance computing; Reconfigurable architectures; Systolic arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computing and Grid in Asia Pacific Region, 2004. Proceedings. Seventh International Conference on
Print_ISBN :
0-7695-2138-X
Type :
conf
DOI :
10.1109/HPCASIA.2004.1324068
Filename :
1324068
Link To Document :
بازگشت