DocumentCode :
3317451
Title :
Producing stress- and fault-free epitaxial silicon over buried antimony layers
Author :
Turner, Thomas James ; Petersen, Scot F.
Author_Institution :
Micro-Rel Div., Medtronic, Tempe, AZ, USA
fYear :
1999
fDate :
1999
Firstpage :
163
Lastpage :
169
Abstract :
Dislocation loops and stacking faults within and upon epitaxial silicon were eliminated in a BiCMOS production line by a three level “attack”. This success was accomplished by modifications to: the initial oxidation cycle leading to well-gettered substrate, the buried antimony diffusion cycle and the epitaxial deposition process steps. The lead indicator of epitaxial silicon structural issues was and is poor electrical performance of isolated N-channel transistors. The root cause of the dislocation loops was determined to be antimony buried layer implant induced residual lattice strain in the silicon substrate. The source of the stacking faults was isolated to surface residue on antimony buried layers after the diffusion cycle. The lattice strain is relieved through judicious antimony buried layer diffusion cycling. The stacking faults are eliminated by a change in the wafer cleaning methods before epitaxy. The changes detailed in this paper have lead to epitaxial silicon quality enhancement with concomitant improvements in isolated N-channel transistor performance. This paper presents the work leading up to beneficial modifications to the initial oxidation cycle, the antimony buried layer diffusion process and the epitaxial deposition process modules. The presence of epitaxial silicon flaws is indicated by electrical tests (breakdown voltage test and current leakage test) and surface morphology. Schematics and graphs of the electrical test structure, electrical data and SEM images detailing the problem are presented
Keywords :
BiCMOS integrated circuits; antimony; buried layers; diffusion; dislocation loops; doping profiles; electric breakdown; epitaxial growth; getters; integrated circuit testing; oxidation; semiconductor growth; silicon; stacking faults; surface cleaning; BiCMOS production line; SEM images; Si; Si-Si:Sb; antimony buried layer diffusion cycling; antimony buried layer diffusion process; antimony buried layer implant induced residual lattice strain; antimony buried layers; breakdown voltage test; buried antimony diffusion cycle; buried antimony layers; current leakage test; diffusion cycle; dislocation loops; electrical data; electrical performance; electrical test structure; electrical tests; epitaxial deposition process modules; epitaxial deposition process steps; epitaxial silicon; epitaxial silicon flaws; epitaxial silicon quality enhancement; epitaxial silicon structural issues; fault-free epitaxial silicon; gettered substrate; initial oxidation cycle; isolated N-channel transistor performance; isolated N-channel transistors; lattice strain relief; silicon substrate; stacking faults; stress-free epitaxial silicon; surface morphology; surface residue; wafer cleaning methods; BiCMOS integrated circuits; Capacitive sensors; Lattices; Oxidation; Production; Silicon; Stacking; Substrates; Surface morphology; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Manufacturing Technology Symposium, 1999. Twenty-Fourth IEEE/CPMT
Conference_Location :
Austin, TX
ISSN :
1089-8190
Print_ISBN :
0-7803-5502-4
Type :
conf
DOI :
10.1109/IEMT.1999.804813
Filename :
804813
Link To Document :
بازگشت