Title :
4 GHz 130nm Low Voltage PLL Based on Self Biased Technique
Author :
Viswanathan, Biju ; Nair, S.R.R. ; Viswam, Vijay ; Vettickatt, Joseph J. ; Kulanthaivelu, R. ; Chandran, Lekshmi S.
Author_Institution :
Analog-VLSI Design Centre, Network Syst. & Technol. (P) Ltd., Trivandrum, India
Abstract :
This paper explores a PLL core design that can satisfy a wide range of high frequency serial data communication applications. There exist several high frequency serial data communication protocols that co-exist today. The PLL design requirements for all these clock frequencies separately call for enormous design effort in terms of time and cost. It is desired to design a PLL core which makes it possible to address a wide segment of clock frequency requirement. The PLL achieves this using single 1.2 V supply, it doesn´t use any special mask layers and also doesn´t need a bandgap reference for its operation. This PLL is based on self-biased technique and achieves high process technology independence, fixed damping factor, fixed bandwidth to operating frequency range and input phase offset cancellation. Here the self biased PLL in 130 nm CMOS technology achieves the frequency range of 400 MHz to 4 GHz. The PLL core is designed to accept a wide range of input reference frequencies.
Keywords :
CMOS integrated circuits; UHF integrated circuits; field effect MMIC; phase locked loops; CMOS technology; MMIC; PLL core design; UHF integrated circuits; frequency 400 MHz to 4 GHz; high frequency serial data communication applications; input phase offset cancellation; low voltage PLL; phase locked loops; self-biased technique; size 130 nm; voltage 1.2 V; CMOS technology; Clocks; Costs; Damping; Data communication; Frequency; Low voltage; Phase locked loops; Photonic band gap; Protocols;
Conference_Titel :
VLSI Design, 2010. VLSID '10. 23rd International Conference on
Conference_Location :
Bangalore
Print_ISBN :
978-1-4244-5541-6
DOI :
10.1109/VLSI.Design.2010.21