DocumentCode
3323345
Title
A low cost jitter estimation and ADC spectral testing method
Author
Li Xu ; Degang Chen
Author_Institution
Dept. of Electr. & Comput. Eng., Iowa State Univ., Ames, IA, USA
fYear
2015
fDate
24-27 May 2015
Firstpage
2277
Lastpage
2280
Abstract
Clock jitter is a crucial factor in high speed and high performance Analog-to-Digital Converter (ADC) testing. Random clock jitter increases the noise floor in the ADC output spectrum making it difficult to obtain the true ADC Signal to Noise Ratio (SNR). Periodic Jitter generates spurs in the ADC output spectrum. Another well-known challenge is to achieve precise coherent sampling. This paper proposes an efficient and accurate ADC spectral testing method that completely eliminates the need for coherent sampling and very effectively separate clock jitter from ADC noise, thus allowing the true ADC spectral parameters to be accurately tested with an imprecise sampling clock. Simulation results of ADCs with different resolutions demonstrate the functionality and accuracy of the method.
Keywords
analogue-digital conversion; circuit noise; jitter; ADC spectral testing method; SNR; analog-to-digital converter; low cost jitter estimation; random clock jitter; signal to noise ratio; Clocks; Estimation; Jitter; Mathematical model; Signal to noise ratio; Testing; Analog-to-Digital Converter; noise; non-coherency; periodic jitter; random jitter; spectral testing;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location
Lisbon
Type
conf
DOI
10.1109/ISCAS.2015.7169137
Filename
7169137
Link To Document