Title :
Robust via-programmable ROM design based on 45nm process considering process variation and enhancement Vmin and yield
Author :
Jang, Byung-Jun ; Lee, Chan-Ho ; Sim, Sung-Hun ; Choi, Kyu-Won ; Byun, Do-Hun ; Jung, Yeon-Ho ; Park, Ki-Man ; Heo, Dong-Yeon ; Kim, Gyu-Hong ; Yang, Joon-Sung
Author_Institution :
System LSI Division, Samsung, Electronics, Co. Ltd, 1-1 Samsungjeonaja-Ro, Hwaseong-City, Gyeyonggi-do, Korea
Abstract :
This paper presents a Via programmable read only memory (Via-ROM) for Vmin and macro-yield enhancement through robust ROM designs based on 45nm process. The main stability issues in ROM are 1) lower on-cell (NMOS) current, 2) higher keeper (PMOS) current, and 3) higher bit-line (BL) parasitic value. To improve the Vmin and macro-yield, the robust ROM design schemes are implemented as follows. 1) ROM bit cell size optimization without increasing a bit cell area, 2) BL loading reduction to use a rom code pattern optimization, 3) selective full BL pre-charge and keeper control to use an external pin named as KCS (Keeper Control Signal) and 4) wide pulse width generator using an asynchronous 3-bit ripple binary counter. These schemes to improve 0 read margin were confirmed by both the simulation and the measurement. Experimental results show that macro-yield improved from 0% to 100% at 1.1V (Voperation) and −40°C.
Keywords :
Capacitance; Delays; Generators; Optimization; Radiation detectors; Read only memory; Robustness; 45nm; Robust Design; Vmin; Via-Rom; Yield;
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon, Portugal
DOI :
10.1109/ISCAS.2015.7169203