DocumentCode :
3327130
Title :
New active capacitance multiplier for low cutoff frequency filter design
Author :
Darweesh, Hala Y. ; Farag, Fathi A. ; Khalaf, Yaser A.
Author_Institution :
Elec. & Comm. Dept., Zagazig Univ., Zagazig
fYear :
2007
fDate :
29-31 Dec. 2007
Firstpage :
381
Lastpage :
384
Abstract :
This paper presents a new topology for an active capacitance multiplier. This circuit affords a technique to implement a high capacitance value using a small on-chip capacitor. The proposed capacitance multiplier is build up by cascading current multiplier cells (CMC). The circuit is preferred for low power low voltage applications since it is based on CMOS inverters and op-amps only. The capacitance multiplier is employed in the design of a second-order LPF with a programmable cutoff frequency. The cutoff frequency can be as low as 65 Hz using an on-chip capacitor of 1pF only. The static power dissipation is equal to 3 mW. Some practical considerations are discussed. The circuit is simulated using CMOS 0.13 mum process. Simulation results show good agreement with the analytical calculations.
Keywords :
CMOS integrated circuits; logic gates; multiplying circuits; CMOS inverters; active capacitance multiplier; current multiplier cells; low cutoff frequency filter design; low power low voltage applications; programmable cutoff frequency; second-order LPF; small on-chip capacitor; Capacitance; Capacitors; Circuit simulation; Circuit topology; Cutoff frequency; Filters; Inverters; Low voltage; Operational amplifiers; Power dissipation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2007. ICM 2007. Internatonal Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-4244-1846-6
Electronic_ISBN :
978-1-4244-1847-3
Type :
conf
DOI :
10.1109/ICM.2007.4497734
Filename :
4497734
Link To Document :
بازگشت