DocumentCode
3328186
Title
FPGA Implementation of Viterbi Decoders for MIMO-BICM
Author
Haene, S. ; Burg, A. ; Perels, D. ; Luethi, P. ; Felber, N. ; Fichtner, W.
Author_Institution
Lab. of Integrated Syst., ETH Zurich
fYear
2005
fDate
Oct. 28 2005-Nov. 1 2005
Firstpage
734
Lastpage
738
Abstract
The FPGA implementation of Viterbi decoders for multiple-input multiple-output (MIMO) wireless communication systems with bit-interleaved coded modulation (BICM) and per-antenna coding is considered. The paper describes how the recursive add-compare-select (ACS) unit, which constitutes the performance bottleneck of the circuit, can be pipelined to increase the throughput. As opposed to employing multiple parallel decoders, silicon area (resource utilization on the FPGA) is significantly reduced. The proposed optimizations lead to an implementation that achieves a throughput of 216 Mbps in a 4 times 4 MIMO-WLAN system prototype based on IEEE 802.11a
Keywords
MIMO systems; Viterbi decoding; field programmable gate arrays; interleaved codes; modulation coding; wireless LAN; 216 Mbit/s; FPGA implementation; IEEE 802.11a; MIMO wireless communication systems; MIMO-WLAN system prototype; Viterbi decoders; bit-interleaved coded modulation; multiple parallel decoders; multiple-input multiple-output; recursive add-compare-select unit; Circuits; Decoding; Field programmable gate arrays; Interleaved codes; MIMO; Modulation coding; Silicon; Throughput; Viterbi algorithm; Wireless communication;
fLanguage
English
Publisher
ieee
Conference_Titel
Signals, Systems and Computers, 2005. Conference Record of the Thirty-Ninth Asilomar Conference on
Conference_Location
Pacific Grove, CA
ISSN
1058-6393
Print_ISBN
1-4244-0131-3
Type
conf
DOI
10.1109/ACSSC.2005.1599849
Filename
1599849
Link To Document