Title :
Improving SER Immunity of Combinational Logic Using Combinations of Spatial and Temporal Checking
Author :
Wu, Tsau-Shuan ; Alkan, Cengiz ; Chen, Tom W.
Author_Institution :
Dept. of Electr. & Comput. Eng., Colorado State Univ., Fort Collins, CO
Abstract :
Radiation-induced soft errors on large-scale integrated circuits are becoming increasingly problematic as device sizes are scaled down, operating voltages are reduced, and node capacitances shrink. Therefore, chip reliability has become a big issue in modern VLSI design and the importance of detecting soft error in combinational logic circuits has been recognized. In this paper a method incorporating two error detecting methods, parity check and shadow latch, is presented. The results show that the proposed method combines the best of both previously proposed methods and achieves the soft error rate reduction of 70% with 50% cost overhead for random logic blocks, providing a better cost return for using either method along.
Keywords :
VLSI; combinational circuits; error detection; integrated circuit reliability; temporal logic; VLSI design; chip reliability; combinational logic circuits; error detecting methods; large-scale integrated circuits; parity check methods; radiation-induced soft errors; shadow latch methods; spatial checking; temporal checking; Capacitance; Combinational circuits; Costs; Integrated circuit reliability; Large scale integration; Latches; Logic devices; Parity check codes; Very large scale integration; Voltage; Combinational Logic; Reliability; Soft Error; Soft Error Rate;
Conference_Titel :
Digital System Design Architectures, Methods and Tools, 2008. DSD '08. 11th EUROMICRO Conference on
Conference_Location :
Parma
Print_ISBN :
978-0-7695-3277-6
DOI :
10.1109/DSD.2008.82