DocumentCode :
3331433
Title :
Pseudo random self-test architecture for Advanced Encryption Standard
Author :
Opritoiu, Flavius ; Bozesan, Andreea ; Vladutiu, Mircea
Author_Institution :
Comput. Sci. & Eng. Dept., “Politeh.” Univ. of Timisoara, Timisoara, Romania
fYear :
2013
fDate :
24-27 Oct. 2013
Firstpage :
271
Lastpage :
276
Abstract :
A pseudo random test strategy for the AES is presented in this paper, suitable for fault tolerant cryptographic designs. The proposed solution is capable of assessing the integrity of a crypto-chip in a non-concurrent, autonomous manner. The error detection strategy relies on iterated execution of the crypto-system´s components in order to reduce the complexity of the test architecture and the test length. Alternative verification structures are considered with respect to uniform pseudo random stimulation of the datapath and the key scheduler. Furthermore, the proposed test method offers a good trade-off between the length of the test process and the storage requirements for the correct responses. The article investigates the integration of the proposed error detection technique into fault tolerant designs. The presented test architecture entails reduced area overhead.
Keywords :
cryptography; fault tolerance; iterative methods; AES; advanced encryption standard; alternative verification structures; complexity reduction; datapath; error detection strategy; fault tolerant cryptographic designs; fault tolerant designs; iterated execution; key scheduler; pseudo random self-test architecture; storage requirements; uniform pseudo random stimulation; Built-in self-test; Encryption; Registers; Vectors; Advanced Encryption Standard; Built-In Self-Test; Fault Tolerance; Pseudo Random Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Technology in Electronic Packaging (SIITME), 2013 IEEE 19th International Symposium for
Conference_Location :
Galati
Type :
conf
DOI :
10.1109/SIITME.2013.6743689
Filename :
6743689
Link To Document :
بازگشت