• DocumentCode
    3332068
  • Title

    A ROM-less direct digital frequency synthesizer based on a scaling-free CORDIC algorithm

  • Author

    Yi-Jiang Cao ; Yang Wang ; Tze-Yun Sung

  • Author_Institution
    Sch. of Appl. Sci., Harbin Univ. of Sci. & Technol., Harbin, China
  • Volume
    2
  • fYear
    2011
  • fDate
    22-24 Aug. 2011
  • Firstpage
    1186
  • Lastpage
    1189
  • Abstract
    A ROM-less direct digital frequency synthesizer (DDFS) based on the modified scaling-free CORDIC algorithm is presented. Compared to the DDFS used conventional CORDIC, this algorithm reduces a half of iteration by using modified scaling-free CORDIC on average. The corresponding design procedure with error, performance and hardware analysis has been given that leads to an optimized solution. The algorithm and its applications are implemented on FPGA (field programmable gate array) by using Verilog codes. The worse case spurious-free dynamic range (SFDR) is better than 80.5 dBc.
  • Keywords
    digital arithmetic; field programmable gate arrays; hardware description languages; signal processing; DDFS used conventional CORDIC; ROM less direct digital frequency synthesizer; Verilog codes; field programmable gate array; hardware analysis; modified scaling free CORDIC algorithm; spurious free dynamic range; Adders; Arrays; Clocks; Field programmable gate arrays; Generators; Hardware; Hardware design languages; DDFS; FPGA; SFDR; scaling-free CORDIC algorithm;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Strategic Technology (IFOST), 2011 6th International Forum on
  • Conference_Location
    Harbin, Heilongjiang
  • Print_ISBN
    978-1-4577-0398-0
  • Type

    conf

  • DOI
    10.1109/IFOST.2011.6021232
  • Filename
    6021232