Title :
Performance evaluation of multi-operand fast decimal adders
Author :
Rebacz, Jeff ; Oruklu, Erdal ; Saniie, Jafar
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Inst. of Technol., Chicago, IL, USA
Abstract :
A renewed interest in decimal arithmetic has introduced several new designs for multi-operand decimal addition. For performance evaluation, this work implements, synthesizes, and compares four unsigned and four signed-digit multi-operand decimal adders on 0.18 mum CMOS VLSI technology. Furthermore, a new architecture for signed-digit decimal adders with fast implementation is proposed. Synthesis results for 2, 4, 8, and 16 operands and 8 decimal digits provide useful statistics in determining each adder´s performance and scalability. The results unambiguously highlight the advantages and disadvantages of each approach.
Keywords :
CMOS digital integrated circuits; VLSI; adders; digital arithmetic; performance evaluation; CMOS VLSI technology; adder performance evaluation; decimal arithmetic design; multioperand decimal addition; signed-digit multioperand decimal adder; size 0.18 mum; CMOS technology; Computer languages; Digital arithmetic; Equations; Error correction; Hardware; Scalability; Software packages; Statistics; Very large scale integration;
Conference_Titel :
Circuits and Systems, 2009. MWSCAS '09. 52nd IEEE International Midwest Symposium on
Conference_Location :
Cancun
Print_ISBN :
978-1-4244-4479-3
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2009.5236036