DocumentCode
3332525
Title
Simplified 3.3V tolerance circuit for 2.5V I/O design in PCI-X signaling environment
Author
Salimath, Akshaykumar ; Mandavilli, Satyam
Author_Institution
Int. Inst. of Inf. Technol., Hyderabad, India
fYear
2009
fDate
2-5 Aug. 2009
Firstpage
491
Lastpage
494
Abstract
A low voltage interface circuit with a high voltage tolerance enables devices with different power supply levels to be efficiently coupled together without significant leakage current or damage to the circuits. The interface circuit includes an impedance control circuit, an output buffer, an input buffer, an isolation circuit and a pull up protection circuit. When a high voltage is applied to the IO pad, the pull-up protection circuit drives the gate of the pull up transistor to the high IO pad voltage to ensure that no current flows to the positive supply voltage. Also the isolation circuit couples the high IO pad voltage to the body of the pull-up transistor to prevent leakage current through parasitic diodes formed by the pull-up transistor.
Keywords
isolation technology; leakage currents; logic devices; peripheral interfaces; tolerance analysis; transistors; I/O design; PCI-X signaling environment; impedance control circuit; input buffer; isolation circuit; leakage current; low voltage interface circuit; output buffer; parasitic diodes; power supply levels; pull up protection circuit; pull up transistor; tolerance circuit; voltage 2.5 V; voltage 3.3 V; Costs; Coupling circuits; Leakage current; MOS devices; MOSFETs; Power supplies; Protection; Signal design; Subthreshold current; Threshold voltage;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2009. MWSCAS '09. 52nd IEEE International Midwest Symposium on
Conference_Location
Cancun
ISSN
1548-3746
Print_ISBN
978-1-4244-4479-3
Electronic_ISBN
1548-3746
Type
conf
DOI
10.1109/MWSCAS.2009.5236049
Filename
5236049
Link To Document