DocumentCode :
3334536
Title :
Power characterisation for the fabric in fine-grain reconfiguralbe architectures
Author :
Becker, Tobias ; Jamieson, Peter ; Luk, Wayne ; Cheung, Peter Y K ; Rissa, Tero
Author_Institution :
Dept. of Comput., Imperial Coll. London, London
fYear :
2009
fDate :
1-3 April 2009
Firstpage :
77
Lastpage :
82
Abstract :
This paper proposes a methodology for characterising power consumption of the fine-grain fabric in reconfigurable architectures. It covers active and inactive power as well as advanced low-power modes. A method based on random number generators is adopted for comparing activity modes. We illustrate our approach using four field-programmable gate arrays (FPGAs) that span a range of process technologies: Virtex-II Pro, Spartan-3E, Spartan-3AN, and Virtex-5. We find that, despite improvements through process technology and low-power modes, current devices need further improvements to be sufficiently power efficient for mobile applications.
Keywords :
field programmable gate arrays; low-power electronics; random number generation; reconfigurable architectures; FPGA; Spartan-3AN; Spartan-3E; Virtex-5; Virtex-II Pro; field-programmable gate array; fine-grain fabric; inactive power; low-power modes; power characterisation; power consumption; random number generator; reconfigurable architecture; Circuits; Educational institutions; Energy consumption; Fabrics; Field programmable gate arrays; Power measurement; Reconfigurable architectures; Ring oscillators; Temperature dependence; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Programmable Logic, 2009. SPL. 5th Southern Conference on
Conference_Location :
Sao Carlos
Print_ISBN :
978-1-4244-3847-1
Type :
conf
DOI :
10.1109/SPL.2009.4914910
Filename :
4914910
Link To Document :
بازگشت