DocumentCode :
3339485
Title :
The semiconductor - dielectric interface from PN junction periphery and its influence on reliability of power devices at high temperature
Author :
Obreja, V.V.N.
Author_Institution :
Nat. R&D Inst. for Microtechnol. (IMT - Bucuresti), Bucharest
fYear :
2008
fDate :
24-26 Sept. 2008
Firstpage :
142
Lastpage :
147
Abstract :
Data sheets of commercial power semiconductor devices and modules available at this time on the market indicate a maximum permissible junction temperature specified in a range of 125 -200degC. Operation above the specified value is not possible without risk of device failure, although this is desirable in emerging power electronics applications. Typical device blocking electrical characteristics at high junction temperature are presented and analyzed. A portion of blocking current-voltage characteristic given by a PN junction at reverse bias voltage can be fitted to linear variation. At higher applied voltage towards the breakdown region deviation from linear variation is exhibited. By increasing the junction temperature from 150degC towards 200degC and above this value, the portion of the current-voltage characteristic exhibiting linear variation becomes more reduced. If the applied voltage reaches the portion of electrical characteristic with deviation from linear variation towards the breakdown region, thermal instability of the characteristic is developed in short time. Device failure is possible if the applied voltage is not suppressed. Analysis of failed devices operated in such conditions indicates excessive high current or even electrical short-circuit for PN junctions at reverse applied voltage. It is shown that such behavior is due to a spot of material degradation located at the junction periphery. Most of leakage current flow in a thin interfacial layer between the semiconductor material and the passivating dielectric material from the junction edge accounts for many device failures during operation at high temperature.
Keywords :
dielectric materials; failure analysis; p-n junctions; power semiconductor devices; semiconductor device reliability; PN junction periphery; Power Devices Reliability; breakdown region deviation; commercial power semiconductor devices; current-voltage characteristic; device failure; electrical short-circuit; leakage current flow; material degradation; maximum permissible junction temperature; passivating dielectric material; reverse bias voltage; semiconductor material; semiconductor-dielectric interface; thermal instability; thin interfacial layer; Breakdown voltage; Current-voltage characteristics; Dielectric devices; Dielectric materials; Electric variables; Power electronics; Power semiconductor devices; Semiconductor device reliability; Semiconductor materials; Temperature distribution;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Thermal Inveatigation of ICs and Systems, 2008. THERMINIC 2008. 14th International Workshop on
Conference_Location :
Rome
Print_ISBN :
978-1-4244-3365-0
Electronic_ISBN :
978-2-35500-008-9
Type :
conf
DOI :
10.1109/THERMINIC.2008.4669896
Filename :
4669896
Link To Document :
بازگشت