DocumentCode :
3345255
Title :
An integrated folded-patch chip-size antenna using high-resistivity polycrystalline silicon substrate
Author :
Mendes, P.M. ; Polyakov, A. ; Bartek, M. ; Burghartz, Joachim N. ; Correia, J.H.
Author_Institution :
Dept. of Industrial Electronics, University of Minho, Portugal
fYear :
2004
fDate :
17-21 Oct. 2004
Firstpage :
311
Lastpage :
314
Abstract :
High-resistivity polycrystalline silicon (HRPS) wafers are utilized as low-loss substrates for three-dimensional integration of on-chip antennas in wafer-level chip-scale packages (WLCSP), Sandwiching of HRPS and silicon wafers enables to integrate complex RF passives with a spacing of ≫ 150 μm to the conductive silicon substrate containing the circuitry, while providing mechanical stability, reducing form factor and avoiding any additional RF loss. A folded-patch antenna with dimensions of 2.5x2.5x1 mm3, operating at 5.7 GHz was analysed considering a 10 kΩ-cm HRPS wafer. The antenna has a -10 dB return loss bandwidth of 50 MHz and an efficiency of 58 %, a performance comparable to glass substrates.
Keywords :
Chip scale packaging; Circuits; Crystallization; Dielectric substrates; Glass; Radio frequency; Silicon; Thermal conductivity; Wafer scale integration; Wireless sensor networks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Semiconductor Devices and Microsystems, 2004. ASDAM 2004. The Fifth International Conference on
Conference_Location :
Smolenice Castle, Slovakia
Print_ISBN :
0-7803-8335-7
Type :
conf
DOI :
10.1109/ASDAM.2004.1441223
Filename :
1441223
Link To Document :
بازگشت