DocumentCode :
3347554
Title :
Electrical characterization and modeling technique for substrate designs
Author :
Pham, N. ; Audet, J. ; Cases, M. ; de Araujo, D.N. ; Matoglu, E.
Author_Institution :
IBM Corp., Austin, TX, USA
fYear :
2005
fDate :
31 May-3 June 2005
Firstpage :
751
Abstract :
Future digital systems require the interconnection of cost competitive, functional components with high performance, high functionality and high reliability. To achieve these requirements, high density CMOS integrated circuits require high performance single chip packages. The electrical design of these packages require the careful co-design of the power and signal distribution within the package. An electrical characterization and modeling technique for proper analysis of the power and signal distribution design in the component´s substrate is described in the context of the overall sub-system infrastructure. The measurement technique includes the design of a test fixture that facilitates the characterization process while maintaining reasonable accuracy.
Keywords :
CMOS integrated circuits; chip scale packaging; integrated circuit modelling; CMOS integrated circuit; electrical design; signal distribution; single chip package; substrate design; CMOS integrated circuits; Cost function; Digital systems; Integrated circuit interconnections; Integrated circuit packaging; Integrated circuit reliability; Power system interconnection; Power system reliability; Semiconductor device modeling; Signal design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2005. Proceedings. 55th
ISSN :
0569-5503
Print_ISBN :
0-7803-8907-7
Type :
conf
DOI :
10.1109/ECTC.2005.1441354
Filename :
1441354
Link To Document :
بازگشت