DocumentCode :
3350083
Title :
Three dimensional modeling of SOI four gate transistors
Author :
Sayed, Shehrin ; Hossain, Md Iftekhar ; Huq, Rezwanul ; Khan, M. Ziaur Rahman
Author_Institution :
Electr. & Electron. Eng., Bangladesh Univ. of Eng. & Technol., Dhaka, Bangladesh
fYear :
2010
fDate :
12-15 Oct. 2010
Firstpage :
383
Lastpage :
388
Abstract :
A mathematical model is developed to determine the 3-D potential distribution of a fully-depleted silicon-on-insulator (SOI) four-gate transistor (G4-FET). The potential distributions along the channel and between the junction-gates are assumed to be parabolic due to short channel effect. Using these two assumptions, the 3-D potential distribution model is developed. From the 3-D model, expression for threshold voltage is derived considering all possible charge conditions at the back surface. The proposed models successfully correlate the effect of all four gates and consider the impact of channel length, drain voltage and other device dimensions.
Keywords :
MOSFET; junction gate field effect transistors; semiconductor device models; silicon-on-insulator; 3D potential distribution model; G4-FET; channel length; drain voltage; four gate transistors; junction gates; potential distributions; short channel effect; silicon-on-insulator; threshold voltage; Electric potential; Junctions; Logic gates; MOSFET circuits; Mathematical model; Solid modeling; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanotechnology Materials and Devices Conference (NMDC), 2010 IEEE
Conference_Location :
Monterey, CA
Print_ISBN :
978-1-4244-8896-4
Type :
conf
DOI :
10.1109/NMDC.2010.5652434
Filename :
5652434
Link To Document :
بازگشت