• DocumentCode
    3352009
  • Title

    A novel method for silicon configurable test flow and algorithms for testing, debugging and characterizing different types of embedded memories through a shared controller

  • Author

    Bahl, Swapnil ; Singh, Balwant

  • Author_Institution
    STMicroelectronics Ltd, Noiba, India
  • fYear
    2004
  • fDate
    9-10 Aug. 2004
  • Firstpage
    78
  • Lastpage
    83
  • Abstract
    In present day system-on-chips (SOC), a large part (∼70%) is occupied by memories. The overall yield of the SoC relies heavily on the memory yield. To minimize the test and diagnosis effort, we present a system for silicon configurable test flow and algorithms for different types of memories including multi-port memories, through a shared controller. It supports manufacturing tests as well as diagnosis and electrical AC characterisation of memories. With low area overhead, the proposed microcode based configurable controller gives the test engineer freedom to do complete testing on-chip with few micro-codes.
  • Keywords
    controllers; embedded systems; integrated circuit testing; integrated circuit yield; integrated memory circuits; system-on-chip; electrical AC characterisation; embedded memories; microcode-based configurable controller; multiport memories; shared controller; silicon configurable test algorithm; silicon configurable test flow; system-on-chips; Built-in self-test; Control systems; Costs; Debugging; Manufacturing processes; Random access memory; Semiconductor device manufacture; Silicon; System testing; System-on-a-chip;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Memory Technology, Design and Testing, 2004. Records of the 2004 International Workshop on
  • ISSN
    1087-4852
  • Print_ISBN
    0-7695-2193-2
  • Type

    conf

  • DOI
    10.1109/MTDT.2004.1327988
  • Filename
    1327988