Title :
Comparison of quasi-/pseudo-floating gate techniques
Author :
Seo, Inchang ; Fox, Robert M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Florida Univ., Gainesville, FL, USA
Abstract :
Recently, the quasi- or pseudo-floating gate (QFG) technique has been suggested by several authors to implement many of the functions of the widely used floating-gate MOS transistors technique by using ultra-high resistances to isolate a floating node. Several different ways have been suggested to implement these quasi-infinite resistors (QIRs). In this paper, several basic QIR structure are analyzed and compared, and three sources of error, dc offset, signal distortion, and signal-dependent offset, are defined. Then, through simulations and experiments, the suitability of several QIR implementations for use in various applications is compared. One implementation is shown to minimize dc offset, but voltage swing is limited to less than 0.7 Vpp. Configurations using parallel connections of QIRs improve signal distortion and signal-dependent offset, but still suffer from dc offset and limited voltage swing. Series-connected QIR structures allow increased voltage swings, but typically lead to hard-to-predict offsets of up to few hundred mV because of well-substrate leakage currents. Other circuits are also analyzed.
Keywords :
MOS logic circuits; circuit simulation; leakage currents; resistors; dc offset; floating node isolation; floating-gate MOS transistors; leakage currents; parallel connections; pseudo-floating gate; quasifloating gate; quasiinfinite resistors; series-connected QIR; signal distortion; signal-dependent offset; sources error; ultra-high resistances; voltage swing; Circuit simulation; Diodes; Distortion; Error correction; Force control; Leakage current; Signal analysis; Steady-state; Voltage control;
Conference_Titel :
Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
0-7803-8251-X
DOI :
10.1109/ISCAS.2004.1328207