DocumentCode
3354635
Title
Power efficient dynamic-range utilisation for DSP on FPGA
Author
McKeown, S. ; Woods, R. ; McAllister, J.
Author_Institution
Programmable Syst. Lab., Queen´´s Univ. Belfast, Belfast
fYear
2008
fDate
8-10 Oct. 2008
Firstpage
233
Lastpage
238
Abstract
A power and resource efficient dasiadynamic-range utilisationpsila technique to increase operational capacity of DSP IP cores by exploiting redundancy in the data representation of sampled analogue input data, is presented. By cleverly partitioning dynamic-range into separable processing threads, several data streams are computed concurrently on the same hardware. Unlike existing techniques which act solely to reduce power consumption due to sign extension, here the dynamic range is exploited to increase operational capacity while still achieving reduced power consumption. This extends an existing system-level, power efficient framework for the design of low power DSP IP cores, which when applied to the design of an FFT IP core in a digital receiver system gives an architecture requiring 50% fewer multipliers, 12% fewer slices and 51%-56% less power.
Keywords
digital signal processing chips; field programmable gate arrays; DSP; FFT IP core; FPGA; data representation; digital receiver; dynamic-range utilisation; power consumption; sampled analogue input data; Arithmetic; Concurrent computing; Digital signal processing; Dynamic range; Energy consumption; Field programmable gate arrays; Hardware; Laboratories; Sensor arrays; Yarn; DSP; FPGA; dynamic-range; power efficiency;
fLanguage
English
Publisher
ieee
Conference_Titel
Signal Processing Systems, 2008. SiPS 2008. IEEE Workshop on
Conference_Location
Washington, DC
ISSN
1520-6130
Print_ISBN
978-1-4244-2923-3
Electronic_ISBN
1520-6130
Type
conf
DOI
10.1109/SIPS.2008.4671768
Filename
4671768
Link To Document