Title :
Influence of via-connections on electrical performance of vertically-spaced RF passives
Author :
Bartek, M. ; Sinaga, S.M. ; Burghartz, J.N.
Author_Institution :
Delft Univ. of Technol., Netherlands
fDate :
31 May-3 June 2005
Abstract :
Electrical performance of via-connected rectangular spiral inductors integrated on a low-loss spacer substrate and thus vertically-spaced above a lossy silicon substrate is analyzed using 3D electromagnetic simulation tool Ansoft HFSS with a goal to identify the optimum via-interconnect scheme. The results show that vertically spaced spiral inductors with a properly designed via-interconnect scheme is a viable option to achieve high-quality passives and to minimize chip area of silicon RF ICs. Improperly designed electrical via interconnect can severely degrade electrical performance of spiral inductors due to the in-via induced eddy currents and/or parasitic capacitances. Smaller via diameters and their larger separations are preferable to minimize parasitic capacitances. The optimum via length (i.e. spacer substrate thickness) is in the range of 100-200 μm, when the influences of a lossy silicon substrate and via capacitances are minimized.
Keywords :
chip scale packaging; digital simulation; electronic engineering computing; inductors; integrated circuit interconnections; radiofrequency integrated circuits; substrates; system-on-chip; 100 to 200 micron; 3D electromagnetic simulation tool; Ansoft HFSS; RF passives; eddy currents; electrical via interconnect; lossy silicon substrate; parasitic capacitances; rectangular spiral inductors; silicon RF IC; spacer substrate; via capacitances; Analytical models; Electromagnetic analysis; Electromagnetic induction; Inductors; Parasitic capacitance; Performance analysis; Performance loss; Radio frequency; Silicon; Spirals;
Conference_Titel :
Electronic Components and Technology Conference, 2005. Proceedings. 55th
Print_ISBN :
0-7803-8907-7
DOI :
10.1109/ECTC.2005.1442001