• DocumentCode
    3359683
  • Title

    Defect-Oriented and Time-Constrained Wafer-Level Test-Length Selection for Core-Based Digital SoCs

  • Author

    Bahukudumbi, Sudarshan ; Chakrabarty, Krishnendu

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Duke Univ., Durham, NC
  • fYear
    2006
  • fDate
    Oct. 2006
  • Firstpage
    1
  • Lastpage
    10
  • Abstract
    Product cost is a major driver in the consumer electronics market, which is characterized by low profit margins and the use of core-based system-on-chip (SoC) designs. Packaging has been recognized as a significant contributor to the product cost for such SoCs. To reduce packaging cost and the test cost for packaged chips, wafer-level testing (wafer sort) is used in the semiconductor industry to screen defective dies. However, since test time is a major practical constraint for wafer sort, even more so than for package test, not all the scan-based digital tests can be applied to the die under test. We present an optimal test-length selection technique for wafer-level testing of core-based SoCs. This technique, which is based on a combination of statistical yield modeling and integer linear programming, allows us to determine the number of patterns to use for each embedded core during wafer sort such that the probability of screening defective dies is maximized for a given upper limit on the SoC test time. Simulation results are presented for five of the ITC´02 SoC test benchmarks
  • Keywords
    integer programming; integrated circuit testing; linear programming; logic testing; statistical analysis; system-on-chip; wafer level packaging; SoC test time; core-based digital SoC; defect-oriented wafer-level test-length selection; integer linear programming; optimal test-length selection technique; statistical yield modeling; time-constrained wafer-level test-length selection; wafer sort; wafer-level testing; Consumer electronics; Costs; Driver circuits; Electronics industry; Electronics packaging; Semiconductor device modeling; Semiconductor device packaging; Semiconductor device testing; System-on-a-chip; Wafer scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Test Conference, 2006. ITC '06. IEEE International
  • Conference_Location
    Santa Clara, CA
  • ISSN
    1089-3539
  • Print_ISBN
    1-4244-0292-1
  • Electronic_ISBN
    1089-3539
  • Type

    conf

  • DOI
    10.1109/TEST.2006.297646
  • Filename
    4079324