Title :
A wide tuning range (1 GHz-to-15 GHz) fractional-N all-digital PLL in 45nm SOI
Author :
Rylyakov, Alexander ; Tierno, Jose ; English, George ; Sperling, Michael ; Friedman, Daniel
Author_Institution :
T.J. Watson Res. Center, IBM, Yorktown Heights, NY
Abstract :
An all static CMOS (45 nm SOI) all-digital fractional-N PLL has a wide tuning range (from 0.84 GHz to 13.3 GHz, at 1.0 V, 65degC) and supports a broad range of multiplication factors (up to 1,000x) and reference clock speeds (from 2 MHz to 1 GHz). At 125degC the period jitter of the 4.12 GHz clock (206 MHz reference) is 1.1 ps rms (11.4 ps pp) at 1.3 V (52.4 mW), and 2.2 ps rms, (22.7 ps pp) at 0.7 V (9.7 mW). The area of the PLL is 175 mum times 160 mum.
Keywords :
digital phase locked loops; silicon-on-insulator; tuning; CMOS; SOI; fractional-N all-digital PLL; frequency 0.84 GHz to 13.3 GHz; frequency 1 GHz to 15 GHz; frequency 4.12 GHz; power 9.7 mW; temperature 125 degC; temperature 65 degC; voltage 0.7 V; voltage 1 V; wide tuning range; Application specific integrated circuits; Clocks; Counting circuits; Inverters; Jitter; Microprocessors; Phase frequency detector; Phase locked loops; Tuning; Voltage;
Conference_Titel :
Custom Integrated Circuits Conference, 2008. CICC 2008. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2018-6
Electronic_ISBN :
978-1-4244-2019-3
DOI :
10.1109/CICC.2008.4672113