DocumentCode :
3361333
Title :
Low-power radix-4 combined division and square root
Author :
Nannarelli, Alberto ; Lang, Tomas
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Irvine, CA, USA
fYear :
1999
fDate :
1999
Firstpage :
236
Lastpage :
242
Abstract :
Because of the similarities in the algorithm it is quite common to implement division and square root in the same unit. The purpose of this work is to implement a low-power combined radix-4 division and square root floating-point double precision unit and to compare its performance and energy consumption with a radix-4 division only unit. Previous work has been done on reducing the energy dissipated in a divider. Here we apply the same techniques to the combined division and square root unit and consider modifications and tradeoffs. Results show that the energy dissipation for the combined division/square root unit can be reduced by about 35% without affecting the latency and an additional 20% reduction can be obtained using a dual voltage. Moreover the unit is 5% slower than a divider and its energy dissipation is 15% higher
Keywords :
dividing circuits; floating point arithmetic; division; dual voltage; energy consumption; energy dissipation; floating-point double precision unit; latency; low-power radix-4; performance; square root; Circuit simulation; Clocks; Computational modeling; Delay; Energy consumption; Energy dissipation; Libraries; Postal services; Power dissipation; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 1999. (ICCD '99) International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-7695-0406-X
Type :
conf
DOI :
10.1109/ICCD.1999.808431
Filename :
808431
Link To Document :
بازگشت