DocumentCode :
3364126
Title :
Hardware Architectures for the Generalized Finite Automata Algorithm
Author :
Ejnioui, Abdel ; Bao, Paul
Author_Institution :
Univ. of South Florida Lakeland, Lakeland
fYear :
2007
fDate :
11-14 Dec. 2007
Firstpage :
721
Lastpage :
724
Abstract :
A novel video coding scheme has been proposed previously to address the increasing demands on bitrate improvements. This scheme relies on the generalized finite automata (GFA) representation to encode a video sequence. However, the computational workload of the scheme may overwhelm software implementations to the point of hampering the throughput required by the target video applications. This paper presents an algorithmic analysis of GFA as a starting point for applying a mapping methodology in order to explore possible array architectures suitable for its acceleration. The performance of potential candidate architectures are evaluated on a set of appropriate performance parameters. The result of this evaluation shows that a two-dimensional systolic array with two different types of processors is the best promising architecture for GFA acceleration.
Keywords :
computer architecture; finite automata; image sequences; video coding; 2D systolic array; algorithmic analysis; array architectures; bitrate improvements; generalized finite automata algorithm; hardware architectures; video coding; video sequence encoding; Acceleration; Algorithm design and analysis; Application software; Automata; Bit rate; Computer architecture; Hardware; Throughput; Video coding; Video sequences;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2007. ICECS 2007. 14th IEEE International Conference on
Conference_Location :
Marrakech
Print_ISBN :
978-1-4244-1377-5
Electronic_ISBN :
978-1-4244-1378-2
Type :
conf
DOI :
10.1109/ICECS.2007.4511093
Filename :
4511093
Link To Document :
بازگشت