DocumentCode :
3366192
Title :
Design of a High Speed, Low Latency and Low Power Consumption DRAM Using two-transistor Cell Structure
Author :
Chegeni, Amin ; Hadidi, Khayrollah ; Khoei, Abdollah
Author_Institution :
Urmia Univ., Urmia
fYear :
2007
fDate :
11-14 Dec. 2007
Firstpage :
1167
Lastpage :
1170
Abstract :
This paper presents a new structure of DRAM, using two-transistor cell. The most important advantages of this structure are: a) High speed read, write and refresh operation b) low data access latency c) low power consumption compared to other structures d) each write/refresh operation can be carried out just in one cycle and e) no need to special process and compatible with standard digital process.
Keywords :
DRAM chips; DRAM; data access latency; power consumption; two-transistor cell structure; write-refresh operation; Capacitance; Circuits; Delay; Distributed power generation; Energy consumption; Laboratories; Microelectronics; Microprocessors; Random access memory; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2007. ICECS 2007. 14th IEEE International Conference on
Conference_Location :
Marrakech
Print_ISBN :
978-1-4244-1377-5
Electronic_ISBN :
978-1-4244-1378-2
Type :
conf
DOI :
10.1109/ICECS.2007.4511203
Filename :
4511203
Link To Document :
بازگشت