DocumentCode :
3369074
Title :
A gate-level strategy to design Carry Select Adders
Author :
Alioto, M. ; Palumbo, G. ; Poli, M.
Author_Institution :
Dipt. di Ingegneria dell´´Informazione, Siena Univ., Italy
Volume :
2
fYear :
2004
fDate :
23-26 May 2004
Abstract :
This paper addresses the gate-level design of Carry Select Adders aiming at minimizing its delay through a proper selection of the Full Adder groups sizes. It starts from a rigorous timing analysis of the Carry Select Adder, from which a preliminary procedure is formulated to build an incomplete nearly-optimum adder. Then, the required number of bits is reached by adding remaining bits into proper blocks minimizing the delay increase. The design strategy proposed also accounts for the dependence of multiplexer (MUX) delay on its fan-out, in contrast to the usual and unrealistic assumption of a constant MUX delay. The strategy proposed is applied in several design cases, whose results shows that the delay achieved is usually minimum, and only in a few cases delay it is lower than 2% of the optimum.
Keywords :
adders; delays; multiplexing equipment; timing circuits; MUX delay; carry select adders design; full adder; gate level design; multiplexer delay; timing analysis; Adders; Delay; Design optimization; Digital systems; Multiplexing; Signal generators; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
0-7803-8251-X
Type :
conf
DOI :
10.1109/ISCAS.2004.1329309
Filename :
1329309
Link To Document :
بازگشت