DocumentCode
3369743
Title
A fast custom network topology generation with floorplanning for NoC-based systems
Author
Li, Katherine Shu-Min ; Chen, Shu-Yu ; Chen, Liang-Bi ; Gu, Ruei-Ting
Author_Institution
Dept. of Comput. Sci. & Eng., Nat. Sun Yat-Sen Univ., Kaohsiung, Taiwan
fYear
2011
fDate
2-4 May 2011
Firstpage
1
Lastpage
4
Abstract
This paper proposes a fast full-chip synthesis methodology which can be built a custom Network-on-Chip (NoC) topology for NoC-based systems. The processors and their communications are synthesized simultaneously in the system-level floorplanning process. The proposed method leads to accurate area estimation, which makes an algorithm much more efficient than previous approaches. Moreover, the wirelength-aware floorplanning is carried out to optimize circuit size as well as wire length. As a result, experimental results show that the proposed approach produces custom NoCs with better performance than previous methods while the computation time is significantly shorter. This method is also more scalable, which makes it ideal for complicated NoC-based systems.
Keywords
circuit layout; network synthesis; network topology; network-on-chip; NoC-based systems; floorplanning; full-chip synthesis; network topology generation; network-on-chip topology; system-level floorplanning process; Digital audio players; Estimation; Network topology; Power demand; System-on-a-chip; Topology; Transform coding; Custom NoC; Floorplanning; Network-on-Chip (NoC); Topology Generation;
fLanguage
English
Publisher
ieee
Conference_Titel
IC Design & Technology (ICICDT), 2011 IEEE International Conference on
Conference_Location
Kaohsiung
ISSN
Pending
Print_ISBN
978-1-4244-9019-6
Type
conf
DOI
10.1109/ICICDT.2011.5783208
Filename
5783208
Link To Document