DocumentCode
3374993
Title
Clamped inductive switching of LDMOST for smart power IC´s
Author
Farenc, D. ; Charitat, G. ; Dupuy, P. ; Sicard, T. ; Pages, I. ; Rossel, P.
Author_Institution
CNRS, Toulouse, France
fYear
1998
fDate
3-6 Jun 1998
Firstpage
359
Lastpage
362
Abstract
This paper explores the energy capability of an integrated clamped lateral power MOS transistor. The energy capability is determined by switching the device on an inductive load. Experimental results show that the rating of the transistor in terms of energy has to be given along with the drain voltage applied during the transient regime. If the clamp voltage increases, the energy capability decreases. This is explained by the presence of a parasitic NPN transistor in the LDMOS transistor. A specific structure is designed in order to determine the energy capability that would correspond to a purely thermal failure mechanism
Keywords
MOS integrated circuits; failure analysis; integrated circuit reliability; power MOSFET; power integrated circuits; semiconductor device reliability; semiconductor device testing; switching; thermal analysis; transient analysis; LDMOS transistor; LDMOST; clamp voltage; clamped inductive switching; device switching; drain voltage; energy capability; inductive load; integrated clamped lateral power MOS transistor; parasitic NPN transistor; smart power ICs; thermal failure mechanism; transient regime; transistor energy rating; Circuit testing; Clamps; Diodes; Failure analysis; MOSFETs; Protection; Temperature; Transistors; Transportation; Voltage;
fLanguage
English
Publisher
ieee
Conference_Titel
Power Semiconductor Devices and ICs, 1998. ISPSD 98. Proceedings of the 10th International Symposium on
Conference_Location
Kyoto
ISSN
1063-6854
Print_ISBN
0-7803-4752-8
Type
conf
DOI
10.1109/ISPSD.1998.702715
Filename
702715
Link To Document