DocumentCode :
3375934
Title :
8×8-Bit multiplier designed with a new wave-pipelining scheme
Author :
Sever, Refik ; Askar, Murat
Author_Institution :
Electr. & Electron. Eng. Dept., Akdeniz Univ., Antalya, Turkey
fYear :
2010
fDate :
May 30 2010-June 2 2010
Firstpage :
2095
Lastpage :
2098
Abstract :
In this paper, a new wave-pipelining scheme is proposed. In classical wave-pipelining scheme, the data waves propagate on the circuit and the propagating waves are sampled simultaneously when they reach to a synchronization stage. In this new wave-pipelining scheme, only the components of the wave whose delay-difference values reach to a critical value are sampled. Other components, which are not sampled, are aligned with the sampled ones by using active delay elements. This wave-pipelining scheme significantly decreases the number of flip-flops which are used to synchronize the propagating waves. For demonstrating the effectiveness of the new wave-pipelining scheme, an 8×8-bit carry save multiplier is implemented using 0.35um standard CMOS process. Simulation results show that, the multiplier can operate at a speed of 2GHz, by using only 55 flip-flops. Comparing with the mesochronous pipelining scheme, the number of the flip-flops is decreased by 47%.
Keywords :
CMOS integrated circuits; flip-flops; multiplying circuits; CMOS technology; carry save multiplier; delay-difference value; flip-flops; frequency 2 GHz; mesochronous pipelining; propagating waves; size 0.35 mum; synchronization stage; wave-pipelining scheme; word length 8 bit; CMOS process; Circuits; Clocks; Design engineering; Flip-flops; Frequency synchronization; Logic; Pipeline processing; Propagation delay; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
Type :
conf
DOI :
10.1109/ISCAS.2010.5537223
Filename :
5537223
Link To Document :
بازگشت