DocumentCode :
3379184
Title :
An Efficient Temporal Formula Specification Method for Asynchronous Concurrent Systems
Author :
Yamada, Chikatoshi ; Nagata, Yasunori ; Nakao, Zensho
Author_Institution :
Hokkaido Jr. Coll., Dept. of Commerce & Econ., Takushoku Univ., Hokkaido
fYear :
2005
fDate :
21-24 Nov. 2005
Firstpage :
1
Lastpage :
5
Abstract :
Design verification has played an important role in the design of large scale and complex systems. System verification ascertains whether designed systems can be executed or specified. Symbolic model checker SMV is widely-used for the verification. In this article, we focus on specification process of model checking for the SMV. Behaviors of modeled systems are in general specified by temporal formulas of computation tree logic, and users must know well about temporal specification because the specification might be complex. We propose a method by which temporal formulas are obtained inductively, and amounts of memory, OBDD nodes, and execution time are reduced. We will show verification results using the proposed a temporal formula specification method by some benchmark examples.
Keywords :
formal verification; large-scale systems; temporal logic; asynchronous concurrent systems; complex systems; design verification; large scale systems; symbolic model checker; temporal formula specification method; tree logic computation; Boolean functions; Circuits; Computer architecture; Educational institutions; Large-scale systems; Logic; Signal design; State-space methods; Tree graphs; US Department of Commerce;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2005 2005 IEEE Region 10
Conference_Location :
Melbourne, Qld.
Print_ISBN :
0-7803-9311-2
Electronic_ISBN :
0-7803-9312-0
Type :
conf
DOI :
10.1109/TENCON.2005.301198
Filename :
4085047
Link To Document :
بازگشت