DocumentCode :
3381368
Title :
Automatic layout generator for embedded FPGA cores
Author :
Yu, Chaofan ; Wang, Lingli ; Zhou, Xuegong
Author_Institution :
State-Key-Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
fYear :
2011
fDate :
25-28 Oct. 2011
Firstpage :
385
Lastpage :
388
Abstract :
There is a growing tendency for FPGA (Field Programmable Gate Array) IP (Intellectual Property) cores to be embedded in an SOC (System On a Chip). The embedded FPGA cores can improve the flexibility of the SOC chip. However, different SOC varies in the demands on the scale of FPGA tile array. Therefore, a scalable FPGA generator is required. In this paper, an automatic layout generator to support user-defined FPGA array size is introduced and compared with the previous related works. This paper shows that the proposed layout generator based on FPGA tiles is more practical than the previous tools.
Keywords :
field programmable gate arrays; integrated circuit layout; logic circuits; microprocessor chips; system-on-chip; FPGA tile array; IP cores; SOC chip; automatic layout generator; embedded FPGA cores; field programmable gate array; intellectual property cores; scalable FPGA generator; system on a chip; Manuals; Random access memory; System-on-a-chip; Tiles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2011 IEEE 9th International Conference on
Conference_Location :
Xiamen
ISSN :
2162-7541
Print_ISBN :
978-1-61284-192-2
Electronic_ISBN :
2162-7541
Type :
conf
DOI :
10.1109/ASICON.2011.6157202
Filename :
6157202
Link To Document :
بازگشت