DocumentCode :
3383011
Title :
A JTAG-based configuration circuit applied in SerDes chip
Author :
Jiang, Xun ; Cui, Xiaoxin ; Yu, Dunshan
Author_Institution :
Inst. of Microelectron., Peking Univ., Beijing, China
fYear :
2011
fDate :
25-28 Oct. 2011
Firstpage :
707
Lastpage :
710
Abstract :
In this paper, a design of JTAG-based configuration circuit applied in 2.5 Gbps SerDes (Serializer & Deserializer) mixed digital-analog chip is implemented with SMIC 0.13um technology. The configuration circuit mainly involves two functional components: CR control port and JTAG interface module. The control signals of the whole chip are incorporated in a group of control registers (CRs), which can be accessed through CR control port. The JTAG architecture with 5 standard pins is adopted to load a stream of override data bits into CR port. By applying this combinational configuration methodology, the amount of pinout of the chip has been largely reduced, thus resulting in an efficient saving of chip area. The testing result shows the configuration circuit works perfectly in actual system.
Keywords :
integrated circuit design; mixed analogue-digital integrated circuits; CR control port; JTAG based configuration circuit; JTAG interface module; SMIC technology; SerDes chip; bit rate 2.5 Gbit/s; chip area saving; control register; control signal; serializer-deserializer mixed digital-analog chip; size 0.13 mum; Application specific integrated circuits; Crystals; Field programmable gate arrays; Reliability engineering; CR control port; FPGA; JTAG; SerDes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2011 IEEE 9th International Conference on
Conference_Location :
Xiamen
ISSN :
2162-7541
Print_ISBN :
978-1-61284-192-2
Electronic_ISBN :
2162-7541
Type :
conf
DOI :
10.1109/ASICON.2011.6157303
Filename :
6157303
Link To Document :
بازگشت