DocumentCode :
3383517
Title :
A high-performance reconfigurable 2-D transform architecture for H.264
Author :
Wei, Cao ; Hui, Hou ; Jinmei, Lai ; Jiarong, Tong ; Hao, Min
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai
fYear :
2008
fDate :
Aug. 31 2008-Sept. 3 2008
Firstpage :
606
Lastpage :
609
Abstract :
The 4times4 integer transforms are adopted in the MPEG-4 AVC /H.264 standard. In this paper, two novel signal flow graphs of the 4times4 forward and inverse transforms for H.264 are proposed. A high-performance reconfigurable 2-D architecture without using transpose memory for the multiple transforms is proposed on the basis of the new SFGs. Our design is implemented with 0.18 um CMOS technology. The proposed design is more efficient than the existing typical designs. Under a clock frequency of 100 Mhz, the architecture allows the real-time processing of 4096times2048 at 60 fps.
Keywords :
CMOS integrated circuits; graph theory; transforms; video coding; MPEG-4 AVC /H.264 standard; forward transforms; frequency 100 MHz; high-performance reconfigurable 2-D transform architecture; integer transforms; inverse transforms; signal flow graphs; Automatic voltage control; CMOS technology; Computer architecture; Costs; Decoding; Discrete cosine transforms; Discrete transforms; Flow graphs; Hardware; MPEG 4 Standard;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2008. ICECS 2008. 15th IEEE International Conference on
Conference_Location :
St. Julien´s
Print_ISBN :
978-1-4244-2181-7
Electronic_ISBN :
978-1-4244-2182-4
Type :
conf
DOI :
10.1109/ICECS.2008.4674926
Filename :
4674926
Link To Document :
بازگشت